

### Prof. Dr. Florian Künzner

Technical University of Applied Sciences Rosenheim, Computer Science

CA 6 – Processor 3

The lecture is based on the work and the documents of Prof. Dr. Theodor Tempelmeier

**Computer Science** 



### Goal



**Computer Science** 





### **CA::Processor 3**

- Registers
- Processor examples
- Instructions
- Addressing modes

Computer Science



### Registers overview

### Register properties

- Registers are very fast
- Configuration and start-up of certain features
- Status reporting such as whether a certain event has occurred
- Registers can be read/write or read-only
- Ordered as register file (array of registers)

### Register usage

- Registers for data
- Registers for addresses (PC, SP)
- Registers for status (SR)
- Registers for controlling CPU modes

Computer Science



### Example: Freescale ColdFire (1)



#### Freescale ColdFire

- 32 bit architecture
- 16 general purpose 32 bit registers (D0-D7, A0-A7)
- 8 bit condition code register/16 bit status register

#### **Address registers**

- Addresses of variables
- Base address registers
- Index address registers
- Stack pointer (SP)
- Program counter (PC)
  Address of currently executed instruction

[source: [ColdFire Family Programmers Reference]]

Computer Science



## Example: Freescale ColdFire (2) Condition Code Register (CCR)



<sup>&</sup>lt;sup>1</sup>The P bit is implemented only on the V3 core.

Figure 1-2. Condition Code Register (CCR)

Table 1-1 describes CCR bits.

Table 1-1. CCR Bit Descriptions

| Bits | Field | Description                                                                                                                                                                                                                                                         |
|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | Р     | Branch prediction (Version 3 only). Alters the static prediction algorithm used by the branch acceleration logic in the instruction fetch pipeline on forward conditional branches. Refer to a V3 core or device user's manual for further information on this bit. |
|      | _     | Reserved; should be cleared (all other versions).                                                                                                                                                                                                                   |
| 6–5  |       | Reserved, should be cleared.                                                                                                                                                                                                                                        |
| 4    | Х     | Extend. Set to the value of the C-bit for arithmetic operations; otherwise not affected or set to a specified result.                                                                                                                                               |
| 3    | N     | Negative. Set if the most significant bit of the result is set; otherwise cleared.                                                                                                                                                                                  |
| 2    | Z     | Zero. Set if the result equals zero; otherwise cleared.                                                                                                                                                                                                             |
| 1    | V     | Overflow. Set if an arithmetic overflow occurs implying that the result cannot be represented in the operand size; otherwise cleared.                                                                                                                               |
| 0    | С     | Carry. Set if a carry out of the most significant bit of the operand occurs for an addition, or if a borrow occurs in a subtraction; otherwise cleared.                                                                                                             |

[source: [ColdFire Family Programmers Reference]]

Summary

Computer Science



Summary

## Example: Freescale ColdFire (3) Status Register (SR)

| 15 | 14          | 13 | 12 | 11 | 10 | 8                             | 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-------------|----|----|----|----|-------------------------------|----------------|---|---|---|---|---|---|---|
|    | System byte |    |    |    |    | Condition code register (CCR) |                |   |   |   |   |   |   |   |
| Т  | _           | S  | М  | _  | I  |                               | P <sup>1</sup> | _ | _ | Х | N | Z | V | С |

<sup>&</sup>lt;sup>1</sup>The P bit is implemented only on the V3 core.

Figure 1-15. Status Register (SR)

Table 1-7 describes SR fields.

**Table 1-7. Status Field Descriptions** 

| Bits | Name | Description                                                                                                                                                                                                                              |
|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | Т    | Trace enable. When T is set, the processor performs a trace exception after every instruction.                                                                                                                                           |
| 14   | _    | Reserved, should be cleared.                                                                                                                                                                                                             |
| 13   | S    | Supervisor/user state. Indicates whether the processor is in supervisor or user mode                                                                                                                                                     |
| 12   | М    | Master/interrupt state. Cleared by an interrupt exception. It can be set by software during execution of the RTE or move to SR instructions so the OS can emulate an interrupt stack pointer.                                            |
| 11   | _    | Reserved, should be cleared.                                                                                                                                                                                                             |
| 10–8 | I    | Interrupt priority mask. Defines the current interrupt priority. Interrupt requests are inhibited for all priority levels less than or equal to the current priority, except the edge-sensitive level-7 request, which cannot be masked. |
| 7–0  | CCR  | Condition code register (see Figure 1-2 and Table 1-1)                                                                                                                                                                                   |

[source: [ColdFire Family Programmers Reference]]



### Intel 32 bit (x86) (1)



### Register names

- EAX Accumulator for operands and results data
- EBX Pointer to data in the DS segment
- ECX Counter for string and loop operations
- EDX I/O pointer
- ESI Pointer to data in the segment (DS register)
- EDI Pointer to data in the segment (ES register)
- EBP Pointer to data on the stack (in the SS segment)
- ESP Stack pointer (in the SS segment)



Figure 3-4. General System and Application Programming Registers

[source: [Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, p. 3-11]]

**Computer Science** 



### Intel 32 bit (x86) (2)

| General-Purpose Registers |    |    |     |    |   |        |        |  |
|---------------------------|----|----|-----|----|---|--------|--------|--|
| 31                        | 16 | 15 | 8 7 | 7  | 0 | 16-bit | 32-bit |  |
|                           |    | AH |     | AL |   | AX     | EAX    |  |
|                           |    | BH |     | BL |   | BX     | EBX    |  |
|                           |    | CH |     | CL |   | CX     | ECX    |  |
|                           |    | DH |     | DL |   | DX     | EDX    |  |
|                           |    |    | BP  |    |   |        | EBP    |  |
|                           |    | SI |     |    |   |        | ESI    |  |
|                           |    | DI |     |    |   | EDI    |        |  |
|                           |    | SP |     |    |   |        | ESP    |  |

Figure 3-5. Alternate General-Purpose Register Names

[source: [Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, p. 3-12]]

Computer Science



Summary

### Intel 32 bit (x86) (3)



Figure 3-8. EFLAGS Register

[source: [Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, p. 3-16]]

**Computer Science** 



Summary

### Intel 64 bit (x86-64) (1)



[source: [AMD64 Architecture Programmer's Manual, Volume 1: Application Programming, p. 2]]

**Computer Science** 



Intel 64 bit (x86-64) (2)



[source: [AMD64 Architecture Programmer's Manual, Volume 1: Application Programming, p. 28]]

#### CAMPUS Rosenheim Computer Science

# Technische Hochschule Rosenheim Technical University of Applied Sciences

### Instructions

The set of all machine instructions of a processor is called instruction set.

Computer Science



### Instruction overview 1/3

Overview of the basic intel x86 instruction set groups.

#### 1. Move instructions

MOV move/transfer operands

**IN** peripheral input

**OUT** peripheral output

**PUSH** write register to stack

**POP** read register from stack

**PUSHF** write flag register to stack

**POPF** read flag register from stack

...

#### 2. Arithmetic instructions

ADD add

**SUB** substract

**INC** increase by 1

**DEC** decrease by 1

CMP compare

**NEG** negate

**MUL** multiply

**DIV** divide

...

Intel x86 instruction set groups according to "Informatik für Ingenieure und Naturwissenschaftler 2" page 67.

Computer Science



### Instruction overview 2/3

Overview of the basic **intel x86 instruction set** groups.

#### 3. Logic instructions

AND logical AND

**OR** logical OR

XOR exclusive OR

**NOT** not (ones' complement)

SHR logical right shift

SHL logical left shift

ROR arithmetic right shift

ROL arithmetic left shift

### 4. Jump instructions

JMP unconditional jump

JG conditional jump: if greater

JNZ conditional jump: if not equal 0

**LOOP** conditional jump: if  $CX \neq 0$ 

CALL call function

**RET** return from function

**INT** software interrupt

**IRET** return from ISR

...

Intel x86 instruction set groups according to "Informatik für Ingenieure und Naturwissenschaftler 2" page 67.

Computer Science



### Instruction overview 3/3

Overview of the basic intel x86 instruction set groups.

5. Processor control instructions

HLT halt (stop) processor

STC set carry flag

**CLC** clear carry flag

SYSCALL system call

**SYSRET** system return

. . .

6. String instructions

MOVS move string

LODS load string

STOS store string

CMPS compare string

SCAS scan string

**REP** repeat while %ecx not zero

**REPE** repeat while not equal

...

Intel x86 instruction set groups according to "Informatik für Ingenieure und Naturwissenschaftler 2" page 67. Some links for string instructions: [1] [2]

Computer Science



### Addressing modes

|                     | F           | reescale              | Intel           | Cortex-M0 |
|---------------------|-------------|-----------------------|-----------------|-----------|
| Mode                | Syntax      | Operand address       |                 |           |
| Register direct     | Dn or. An   | Dn or. An             | AL, AH, EAX, R8 | Rn        |
| Immediate           | #xxx        | data = (next word(s)) | XXX             | #xxx      |
| Memory direct short | xxx.W       | (next 16-bit-word)    | [word XXX]      |           |
| Memory direct long  | xxx.L       | (next 32-bit-word)    | [dword XXX]     |           |
| Register indirect   | (An)        | Content of An         | [EBX]           | [R1]      |
| Register indirect   | (An)+       | (An); $An = An + N$   |                 | [R1], #4  |
| post-increment      |             |                       |                 |           |
| Register indirect   | -(An)       | An= An - N; (An)      |                 |           |
| pre-decrement       |             |                       |                 |           |
| Register indirect   | (d, An)     | d + (An)              | [EBX] d         | [R1, #4]  |
| displacement        |             |                       |                 |           |
| Register indirect   | (d, An, Xi) | d + (An) + (Xi)       | [EBX+SI]d       | [R1, R2]  |
| indexed             |             |                       |                 |           |

Computer Science



### Addressing modes

|                                 | Fre         | Intel            | Cortex-M0 |               |
|---------------------------------|-------------|------------------|-----------|---------------|
| Mode                            | Syntax      | Operand address  |           |               |
| Memory indirect post-indexed    | ([d, An])   | (Memory[d+(An)]) |           |               |
| Memory indirect pre-indexed     | ([d, An,])  | (Memory[d+(An)]) |           |               |
| Program counter relative        | (d, PC)     | d + (PC)         |           | [PC, #offset] |
| Program counter indexed         | (d, PC, Xi) | d + (PC) + (Xi)  |           |               |
| PC memory indirect post-indexed | • • •       | • • •            |           |               |
| PC memory indirect pre-indexed  | • • •       | • • •            |           |               |

Computer Science



### Instruction format (principle)

Format of the addressing information in the machine commands (principle):

- X bits for opcode
- 3 bits for specifying a register
- 3 bits for specifying an addressing mode



#### **Encoding Opcode Instruction** Code for mode addressing mode ...0000 ADD Register direct ...0001 MOV Register indirect ...0010 SUB Register indirect post-increment MUI ...0011 Register indirect pre-decrement ...0100 CMP Register indirect displacement

### CAMPUS Rosenheim Computer Science



### Addressing modes

### **Orthogonal architecture:**

If all operations can be **combined with all types of addressing** (as far as it makes sense), such an architectural design is called **orthogonal** (usually only in CISC architectures).

### Real world:

In practice, however, most architectures have more or less unpleasant exceptions and limitations.

Computer Science



### Addressing mode example (1)

### Register indirect post-increment

Example: Copy a memory area

```
C code
   #include <stdlib.h>
   #include <string.h>
   #include <stdio.h>
   int main(void)
       #define STR LEN (5)
       char s1[STR LEN] = "..."; //source
       char s2[STR LEN];
                                  //destination
10
11
       //copy a memory area (strings)
12
       strncpy(s2, s1, STR LEN);
13
       printf("%s\n", s2);
14
15
16
       return EXIT SUCCESS;
17 }
```

#### Assembler code\*

```
1  ;strncopy (simplified) asm example
2  MOVE Ox..., A1 ;copy address of s1 to A1
3  MOVE Ox..., A2 ;copy address of s2 to A2
4
5  ;some loop (simplified):
6  ;for(i = 0; i < STR_LEN; ++i)
7  MOVE.B (A1)+, (A2)+ ;copy char by char
*This is pseudo assembler code (somehow based on Freescale ColdFire)</pre>
```

Computer Science



### Addressing mode example (2)

### Register indirect pre-decrement and post-increment

Example: Stack operations



**Computer Science** 



### Addressing mode example (3)

### Register indirect indexed

Example: Access an array element

```
C code
1 #include <stdlib.h>
2
3 int main(void)
4 {
5      const int NUM_VALUES = 100;
6      int values[NUM_VALUES];
7
8      //do something useful
9      int i = 5;
10      values[i] = 123;
11
12      return EXIT_SUCCESS;
13 }
```

#### Assembler code\*

```
; array access (simplified) asm example
MOVE 0x..., A1; copy address of values to A1
MOVE i, D1; copy content of i into D1

; vals[i] = 123;
MOVE.L #123, (0, A1, D1*4)

*This is pseudo assembler code (somehow based on Freescale ColdFire)
```

Computer Science



### Addressing mode example (4)

### Program counter relative

Example: Position independent code (PIC)

- Shared libraries
- Processes on a CPU without MMU (virtual memory)

```
C code
1 #include <stdlib.h>
2
3 int main(void)
4 {
5    int value;
6    value = 0xABCDEF01;
7
8    return EXIT_SUCCESS;
9 }
```

```
Assembler code*

1 ;value = 0xABCDEF01;

2  MOVE.L (#4, PC), (#0, SP)

3  OxABCDEF01

4  ;... next instruction

*This is pseudo assembler code (somehow based on Freescale ColdFire, but not tested)
```

### CAMPUS Rosenheim Computer Science



### Comparison

# Compare different instruction set architectures!

https://en.wikipedia.org/wiki/Comparison of instruction set architectures

Computer Science



### Summary and outlook

### **Summary**

- Registers
- Processor examples
- Addressing modes

### Outlook

- Pipelining
- Instruction scheduling
- Superscalar architecture
- VLIW
- Out-of-order memory access